Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 26 von 222
2021 13th International Conference on Electrical and Electronics Engineering (ELECO), 2021, p.460-464
2021
Volltextzugriff (PDF)

Details

Autor(en) / Beteiligte
Titel
Design and Implementation of a 32-bit RISC-V Core
Ist Teil von
  • 2021 13th International Conference on Electrical and Electronics Engineering (ELECO), 2021, p.460-464
Ort / Verlag
Chamber of Turkish Electrical Engineers
Erscheinungsjahr
2021
Quelle
IEEE Electronic Library (IEL)
Beschreibungen/Notizen
  • The concepts of "Open-source software" and "Open-source hardware" are thriving in the modern society. A significant part of this effort is directed towards the provision of open-source microprocessor designs. In light of this, researchers at University of California, Berkeley developed a license-free Instruction Set Architecture called "RISC-V", which essentially defines the vocabulary of the hardware/software interface. Some crucial aspect of an open-source hardware are its extendibility, flexibility, and comprehensibility. Most designs are often extendible and well thought-out, but they are rarely comprehensible, which negatively impacts their extendibility. The common problem is that they either lack documentation or have hastily written ones. With the project that this paper represents, the mentioned problem was tackled by designing an open-source 32-bit Synthesizable RISC-V Core with detailed documentation. The design diagrams and design choices are disclosed, making it easy-to-understand. The RISC-V core is named "Hornet Core".
Sprache
Englisch
Identifikatoren
DOI: 10.23919/ELECO54474.2021.9677678
Titel-ID: cdi_ieee_primary_9677678

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX