Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 21 von 103

Details

Autor(en) / Beteiligte
Titel
Mapping NCV Circuits to Optimized Clifford+T Circuits
Ist Teil von
  • Reversible Computation, p.163-175
Ort / Verlag
Cham: Springer International Publishing
Quelle
Alma/SFX Local Collection
Beschreibungen/Notizen
  • The need to consider fault tolerance in quantum circuits has led to recent work on the optimization of circuits composed of Clifford+T gates. The primary optimization objectives are to minimize the T-count (number of T gates) and the T-depth (the number of groupings of parallel T gates). These objectives arise due to the high cost of the fault tolerant implementation of the T gate compared to Clifford gates. In this paper, we consider the mapping of a circuit composed of NOT, Controlled-NOT and square-root of NOT (NCV) gates to an equivalent circuit composed of Clifford+T gates. Our approach is heuristic and proceeds through three phases: (i) mapping a circuit of NCV gates to a Clifford+T circuit; (ii) optimization of the placement of the T gates in the Clifford+T circuit; and (iii) optimization of the subcircuits between T gate groupings. The approach takes advantage of earlier work on the optimization of NCV circuits. Examples are presented to show the approach presented here compares well with other approaches. Our approach does not add ancilla lines.
Sprache
Englisch
Identifikatoren
ISBN: 9783319084930, 3319084933
ISSN: 0302-9743
eISSN: 1611-3349
DOI: 10.1007/978-3-319-08494-7_13
Titel-ID: cdi_springer_books_10_1007_978_3_319_08494_7_13

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX