Ergebnis 19 von 76
Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...

Details

Autor(en) / Beteiligte
Titel
Multi-bit error control coding with limited correction for high-performance and energy-efficient network on chip
Ist Teil von
  • IET circuits, devices & systems, 2020-01, Vol.14 (1), p.7-16
Ort / Verlag
The Institution of Engineering and Technology
Erscheinungsjahr
2020
Link zum Volltext
Quelle
Wiley Online Library
Beschreibungen/Notizen
  • In the presence of deep submicron noise, providing reliable and energy-efficient network on-chip operation is becoming a challenging objective. In this study, the authors propose a hybrid automatic repeat request (HARQ)-based coding scheme that simultaneously reduces the crosstalk induced bus delay and provides multi-bit error protection while achieving high-energy savings. This is achieved by calculating two-dimensional parities and duplicating all the bits, which provide single error correction and six errors detection. The error correction reduces the performance degradation caused by retransmissions, which when combined with voltage swing reduction, due to its high error detection, high-energy savings are achieved. The results show that the proposed scheme reduces the energy consumption up to 51.7% as compared with other schemes while achieving the target link reliability level. Also, it shows improved network performance as compared with ARQ-based scheme and close to forward error correction-based schemes.
Sprache
Englisch
Identifikatoren
ISSN: 1751-858X
eISSN: 1751-8598
DOI: 10.1049/iet-cds.2018.5282
Titel-ID: cdi_iet_journals_10_1049_iet_cds_2018_5282
Format
Schlagworte
Research Article

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX