Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 22 von 937698
IEEE transactions on circuits and systems. I, Regular papers, 2020-06, Vol.67 (6), p.1789-1802
2020
Volltextzugriff (PDF)

Details

Autor(en) / Beteiligte
Titel
A 0.36-V 5-MS/s Time-Mode Flash ADC With Dickson-Charge-Pump-Based Comparators in 28-nm CMOS
Ist Teil von
  • IEEE transactions on circuits and systems. I, Regular papers, 2020-06, Vol.67 (6), p.1789-1802
Ort / Verlag
New York: IEEE
Erscheinungsjahr
2020
Quelle
IEEE/IET Electronic Library (IEL)
Beschreibungen/Notizen
  • Dickson charge-pump (CP) is proposed here to realize a voltage-to-time converter (VTC) within an array of time-domain comparators of a 54-level time-mode subthreshold flash ADC operating at 0.36V. Two identical CPs in each of the 54 ADC slices convert the input and reference voltages into variable-slope ramp signals fed into comparators for 'flash' quantization. Considering the fact that the comparator's evaluation time gets severely degraded at subthreshold input voltages, the proposed ADC delivers the maximum bandwidth by means of the inherent input voltage boosting by the Dickson CPs. The proposed architecture quantizes the analog input signal into time with CPs and then into digital domain with latches and simple logic, without using any analog-intensive circuits such as amplifiers and current sources, thus yielding a digitally friendly implementation. Measurement results show peak ENOB of 5.04-bit, SNDR of 32.1dB at the peak, power consumption of <inline-formula> <tex-math notation="LaTeX">88~\mu \text{W} </tex-math></inline-formula>. The conversion rate of 5 MS/s is the highest among near- and subthreshold ADCs.

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX