Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 8 von 74059

Details

Autor(en) / Beteiligte
Titel
Trap Analysis Based on Low-Frequency Noise for SiC Power MOSFETs Under Repetitive Short-Circuit Stress
Ist Teil von
  • IEEE journal of the Electron Devices Society, 2020, Vol.8, p.145-151
Ort / Verlag
New York: IEEE
Erscheinungsjahr
2020
Quelle
EZB Free E-Journals
Beschreibungen/Notizen
  • In this paper, the degradation behavior of the electrical characteristics was investigated, and trap analysis based on low-frequency noise (LFN) was carried out for the commercial 1.2-kV/30-A silicon carbide (SiC) power MOSFETs under repetitive short-circuit (SC) stress. The experiment results show that the on-state resistance (R dson ) and threshold voltage (V th ) increase significantly. Meanwhile, the drain-source current (I ds ) decreases obviously with the increase of the SC cycles. Furthermore, the gatesource leakage current (I gss ) of the SiC power MOSFETs increase greatly and the blocking characteristics deteriorated after 1000 SC cycles. The positive shift was observed on the gate-capacitance versus gatevoltage (C g -V g ) curve, which shows that the damage region could be in channel along the SiC/SiO 2 interface after repetitive SC stress. In order to obtain the trap information, trap characterization was performed by using LFN method, and the LFN results show that the trap density increases with the SC cycles. The physical mechanism could be attributed to electrically active traps generated at SiC/SiO 2 interface and oxide layer due to the peak ionization rate, the perpendicular electrical field and high temperature during SC stress. The study may be useful to provide reference for converters design and fault protection of SiC power MOSFETs.

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX