Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 9 von 2312
2019 Panhellenic Conference on Electronics & Telecommunications (PACET), 2019, p.1-6
2019
Volltextzugriff (PDF)

Details

Autor(en) / Beteiligte
Titel
A SoC-ZYNQ-Based SW-HW Co-Simulation and Verification Method
Ist Teil von
  • 2019 Panhellenic Conference on Electronics & Telecommunications (PACET), 2019, p.1-6
Ort / Verlag
IEEE
Erscheinungsjahr
2019
Quelle
IEEE/IET Electronic Library (IEL)
Beschreibungen/Notizen
  • An architecture enabling a flexible on-board simulation and verification method for complex user-specific IPs is presented. The proposed method relies on an FPGA-SoC implementation of a golden simulation and verification model, properly optimized for simplicity and efficiency. It is designed to facilitate the integration of any VLSI-intended circuit into the FPGA-SoC board by a simple drag-and-drop fashion. Exploiting the SoC architecture of Xilinx Zynq-FPGA boards, the proposed method can also be used for SW-HW co-simulation flows by data-transferring between a Host-PC SW environment and the VLSI user's circuits. The data-exchange is based on an Ethernet connection between the host and the ARM Processor on the Zynq FPGA platform. The performance of a digital baseband transceiver system incorporating VLSI IPs of interest has been studied using the flexibility and reliability of the proposed hybrid SW-HW modelling method.
Sprache
Englisch
Identifikatoren
DOI: 10.1109/PACET48583.2019.8956264
Titel-ID: cdi_ieee_primary_8956264

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX