Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 8 von 452
2013 International Conference on Communications, Circuits and Systems (ICCCAS), 2013, Vol.1, p.391-394
2013

Details

Autor(en) / Beteiligte
Titel
Defect-tolerant routing algorithm for low power NoCs based on buffer-shared router architecture
Ist Teil von
  • 2013 International Conference on Communications, Circuits and Systems (ICCCAS), 2013, Vol.1, p.391-394
Ort / Verlag
IEEE
Erscheinungsjahr
2013
Link zum Volltext
Quelle
IEEE Electronic Library Online
Beschreibungen/Notizen
  • Low power consumption and reliability become vital in Network-on-Chip (NoC) designs with growth of integrated circuits complexity. In this paper, we propose a novel architecture with buffer-shared router structure to reduce buffer redundancy. Accordingly, the proposed defect-tolerant routing algorithm can effectively associate with improved intra-router architecture to improve reliability of NoCs and reduce power consumption. Simulation results demonstrate the defect-tolerant routing algorithm based on the buffer-shared router architecture can save about 9.7% and 11.2% power consumption and achieve quite high reliability when compared with NF routing algorithm and DyAD routing algorithm in the presence of permanent defects, respectively.
Sprache
Englisch
Identifikatoren
DOI: 10.1109/ICCCAS.2013.6765259
Titel-ID: cdi_ieee_primary_6765259

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX