Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 20 von 710
2013 Seventh IEEE/ACM International Symposium on Networks-on-Chip (NoCS), 2013, p.1-8
2013

Details

Autor(en) / Beteiligte
Titel
An accurate and scalable analytic model for round-robin arbitration in network-on-chip
Ist Teil von
  • 2013 Seventh IEEE/ACM International Symposium on Networks-on-Chip (NoCS), 2013, p.1-8
Ort / Verlag
IEEE
Erscheinungsjahr
2013
Link zum Volltext
Quelle
IEEE Xplore
Beschreibungen/Notizen
  • Due to continuously increasing performance requirements of embedded applications, today's multi-processor system-on-chips will evolve towards many-core system-on-chips with thousands of processors on a single chip. Accurate, fast and flexible (i.e., parameterizable) simulation models are necessary to be able to analyze and optimize these large systems. Network-on-chip is a common solution for the interconnection of large processor arrays. Existing analytic models for the performance analysis of network-on-chip often possess a lack of accuracy, if applied for the popular round-robin arbitration scheme. It turns out to be challenging to find an appropriate analytic representation for this apparently simple scheme. In this paper, we propose an accurate service time estimation model that is designed for round-robin arbiters. It is further employed to a queueing model for network-on-chip. The comparison with cycle-accurate simulation proves the accuracy of the proposed service time model, which is essential for predicting key performance indicators, such as network throughput or latencies.
Sprache
Englisch
Identifikatoren
ISBN: 9781467364911, 1467364916
DOI: 10.1109/NoCS.2013.6558403
Titel-ID: cdi_ieee_primary_6558403

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX