Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 25 von 26

Details

Autor(en) / Beteiligte
Titel
Efficient implementation scheme of a real-time radar beamformer on a VLIW DSP processor, TMS320C66x TI DSP implementation
Ist Teil von
  • 2012 IEEE International Conference on Complex Systems (ICCS), 2012, p.1-6
Ort / Verlag
IEEE
Erscheinungsjahr
2012
Link zum Volltext
Quelle
IEEE/IET Electronic Library
Beschreibungen/Notizen
  • Beamforming has been known to be mostly implemented on FPGAs and ASICs due to high real-time constraints on computation capability and bandwidth limits. However, recent advances in digital signal processors (DSP) showed great performance improvements with very low power consumption, making it promising to perform a phased array beamforming in flexible software instead of analog or hardware solutions. VLIW DSP processors are powered by an instruction level parallelism (ILP), offering the possibility to execute multiple separate instructions in one clock cycle. Even so, there is a big challenge on associated compilers which cannot guarantee the best use of resources, and then decrease obtained performance. We describe in this paper an efficient assembly implementation scheme for the beamforming algorithm, which exploits at best the available hardware units so as to minimize the execution time. Our experimental results on the high-end TMS320C6678 VLIW TI DSP, reached an average gain of 77.5% for the number of needed clock cycles relatively to conventional compiled implementations.
Sprache
Englisch
Identifikatoren
ISBN: 9781467347648, 1467347647
DOI: 10.1109/ICoCS.2012.6458555
Titel-ID: cdi_ieee_primary_6458555

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX