Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 16 von 382
2012 IEEE International Symposium on Circuits and Systems (ISCAS), 2012, p.2597-2600
2012
Volltextzugriff (PDF)

Details

Autor(en) / Beteiligte
Titel
A 6-Gb/s 3X-oversampling-like clock and data recovery in 0.13-µm CMOS technology
Ist Teil von
  • 2012 IEEE International Symposium on Circuits and Systems (ISCAS), 2012, p.2597-2600
Ort / Verlag
IEEE
Erscheinungsjahr
2012
Quelle
IEL
Beschreibungen/Notizen
  • This study presents a 6-Gb/s clock and data recovery (CDR) for the high-speed data transmission systems. Similar to the concept of the oversampling CDR, the proposed CDR presents an alternative scheme, which uses the data delay window (DDW) and a sensing-amplified phase detector (SAPD) to substitute the conventional DFF-based PD. It shows that the NRZ data could be aligned and recovered by the only one clock instead of the multi-phase clock, and the complexity of the clock distribution network could be mitigated than counterpart. The study has been implemented in TSMC 0.13 um. Operating at the 6-Gb/s data rate and 3-GHz clock frequency, the estimated peak to peak jitter of the recovered clock is 7.55 ps, and the recovered data jitter is less than 6.4 ps. The core area of data recovery (DR) loop occupies 0.291 mm 2 . The core power consumption of the all loops including I/O buffer is around 50 mW at the supply voltage of 1.2V.
Sprache
Englisch
Identifikatoren
ISBN: 9781467302180, 146730218X
ISSN: 0271-4302
eISSN: 2158-1525
DOI: 10.1109/ISCAS.2012.6271836
Titel-ID: cdi_ieee_primary_6271836

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX