Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
VHDL implementation of an optimized 8-point FFT/IFFT processor in pipeline architecture for OFDM systems
Ist Teil von
2011 International Conference on Multimedia Computing and Systems, 2011, p.1-5
Ort / Verlag
IEEE
Erscheinungsjahr
2011
Quelle
IEEE Xplore
Beschreibungen/Notizen
The Fast Fourier Transform (FFT) and its inverse transform (IFFT) processor are key components in many communication systems. An optimized implementation of the 8-point FFT processor with radix-2 algorithm in R2MDC architecture is presented in this paper. The butterfly - Processing Element (PE) used in the 8-FFT processor reduces the multiplicative complexity by using a real constant multiplication in one method and eliminates the multiplicative complexity by using add and shift operations in other proposed method. The pipeline architecture R2MDC has been implemented with the 8-point module and simulation results show that this module significantly achieves a better performance with lower resource usage.