Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 22 von 61
2008 10th IEEE International Conference on High Performance Computing and Communications, 2008, p.174-181
2008
Volltextzugriff (PDF)

Details

Autor(en) / Beteiligte
Titel
Parallel Algorithm Design and Performance Evaluation of FDTD on 3 Different Architectures: Cluster, Homogeneous Multicore and Cell/B.E
Ist Teil von
  • 2008 10th IEEE International Conference on High Performance Computing and Communications, 2008, p.174-181
Ort / Verlag
IEEE
Erscheinungsjahr
2008
Quelle
IEEE/IET Electronic Library (IEL)
Beschreibungen/Notizen
  • Clusters built from single-core systems are cost-effective as for the performance improvement and availability. However, the hardware constraints put limitations on the performance of single-core systems. Hence, it is difficult to meet with the increasing high performance requirements of diversified applications at different levels for general purpose computing. A promising feasible solution is the novice multi-core systems which extend the parallelism to CPU level by integrating multiple processing units on a single die. This paper uses finite-difference time-domain (FDTD) algorithm as a case study, designing suitable parallel FDTD algorithms for three architectures: distributed-memory machines with single-core processors, shared-memory machines with dual-core processors, and the Cell Broadband Engine (Cell/B.E.) processor with nine heterogeneous cores. The experiment results show that the Cell/B.E. processor using 8 SPEs achieves a significant speedups of 7.05 faster than AMD single-core Opteron processor and 3.37 than AMD dual-core Opeteron processor at the processor level.

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX