Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 5 von 238454
2007 IEEE International Symposium on Circuits and Systems (ISCAS), 2007, p.3103-3106
2007

Details

Autor(en) / Beteiligte
Titel
A 0.18μm CMOS 2.1GHz Sub-sampling Receiver Front End with Fully Integrated Second- and Fourth-Order Q-Enhanced Filters
Ist Teil von
  • 2007 IEEE International Symposium on Circuits and Systems (ISCAS), 2007, p.3103-3106
Ort / Verlag
IEEE
Erscheinungsjahr
2007
Link zum Volltext
Quelle
IEEE Xplore
Beschreibungen/Notizen
  • The implementation of a 0.18μm CMOS 2.1GHz sub-sampling receiver front end with fully integrated fourth- and second- order Q-enhanced LC filters is described. The use of an integrated fourth- order filter allows the amount of noise aliasing due to sub-sampling to be reduced and the bandwidth and roll-off factor to be independently controlled. When tuned to a high effective quality factor of 210, the front end has a measured bandwidth of 14MHz, a passband flatness of +/-0.4dB, a gain of 34dB and an input IP3 of 31.7dBm. The simulated noise figure of the front end is 7.12dB, which is lower than that of previously published sub-sampling front ends using off-chip inductors. The total power consumption of the front end is 28.5mA from a 1.8V supply.
Sprache
Englisch
Identifikatoren
ISBN: 1424409209, 9781424409204
ISSN: 0271-4302
eISSN: 2158-1525
DOI: 10.1109/ISCAS.2007.378065
Titel-ID: cdi_ieee_primary_4253335

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX