Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 5 von 26
Proceedings 29th Annual International Symposium on Computer Architecture, 2002, p.59-70
2002
Volltextzugriff (PDF)

Details

Autor(en) / Beteiligte
Titel
A large, fast instruction window for tolerating cache misses
Ist Teil von
  • Proceedings 29th Annual International Symposium on Computer Architecture, 2002, p.59-70
Ort / Verlag
IEEE
Erscheinungsjahr
2002
Quelle
IEEE Electronic Library Online
Beschreibungen/Notizen
  • Instruction window size is an important design parameter for many modern processors. This paper presents a new instruction window design targeted at achieving the latency tolerance of large windows with the clock cycle time of small windows. The key observation is that instructions dependent on a long latency operation (e.g., cache miss) cannot execute until that source operation completes. These instructions are moved out of the conventional, small, issue queue to a much larger waiting instruction buffer (WIB). When the long latency operation completes, the instructions are reinserted into the issue queue. In this paper, we focus specifically on load cache misses and their dependent instructions. Simulations reveal that, for an 8-way processor, a 2K-entry WIB with a 32-entry issue queue can achieve speedups of 20%, 84%, and 50% over a conventional 32-entry issue queue for a subset of the SPEC CINT2000, SPEC CFP2000, and Olden benchmarks, respectively.
Sprache
Englisch
Identifikatoren
ISBN: 9780769516059, 076951605X
ISSN: 1063-6897
eISSN: 2575-713X
DOI: 10.1109/ISCA.2002.1003562
Titel-ID: cdi_ieee_primary_1003562

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX