Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 16 von 107

Details

Autor(en) / Beteiligte
Titel
Evaluating the Effects of Reducing Voltage Margins for Energy-Efficient Operation of MPSoCs
Ist Teil von
  • IEEE embedded systems letters, 2024-03, Vol.16 (1), p.25-28
Ort / Verlag
IEEE
Erscheinungsjahr
2024
Link zum Volltext
Quelle
IEEE Electronic Library (IEL)
Beschreibungen/Notizen
  • Voltage margins, or guardbands, are imposed on DVFS systems to account for process, voltage, and temperature variability effects. While necessary to assure correctness, guardbands reduce energy efficiency, a crucial requirement for embedded systems. The literature shows that error detection techniques can be used to maintain the system's reliability while reducing or eliminating the guardbands. This letter assesses the practically available margins of a commercial RISC-V MPSoC while violating its guardband limits. The primary motivation of this work is to support the development of an efficient system leveraging the redundancy of multicore architectures for an error detection and correction scheme capable of mitigating the errors caused by aggressive voltage margin reduction. For an equivalent performance, we achieved up to 27% energy reduction while violating the manufacturer's defined guardband, leaving reasonable energy margins for further development.
Sprache
Englisch
Identifikatoren
ISSN: 1943-0663
eISSN: 1943-0671
DOI: 10.1109/LES.2023.3240625
Titel-ID: cdi_ieee_primary_10029876

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX