Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 7 von 200
International journal of circuit theory and applications, 2021-08, Vol.49 (8), p.1-6
2021
Volltextzugriff (PDF)

Details

Autor(en) / Beteiligte
Titel
A new hardware architecture of the adaptive vector median filter and validation in a hardware/software environment
Ist Teil von
  • International journal of circuit theory and applications, 2021-08, Vol.49 (8), p.1-6
Ort / Verlag
Wiley
Erscheinungsjahr
2021
Quelle
Wiley Online Library
Beschreibungen/Notizen
  • Presented in this paper is a new hardware architecture of the adaptive vector median filter (AVMF). The suggested structure yielded important values in impulsive noise removal from color images while preserving their fine details. The software (SW) study of this filter demonstrated that its implementation is too complex. To overcome this limitation, some approximations using a ROM memory were proposed to perform the square root for a hardware (HW) implementation. Comparative results between the ideal and approximated SWs of the AVMF showed a relative error equal to 0.01%. Then, sequential and parallel HW architectures were developed for this filter based on the approximated method. Finally, the validation of these architectures was conducted using an field-programmable gate array (FPGA) platform on an HW/SW environment. The validation results demonstrated that the proposed HW/SW implementation of the AVMF can speed up the execution time 180 times in the worst case at 140 MHz compared to the SW solution as well as preserving a high data quality (same image quality).
Sprache
Englisch
Identifikatoren
ISSN: 0098-9886
eISSN: 1097-007X
DOI: 10.1109/ATSIP49331.2020.9231677
Titel-ID: cdi_hal_primary_oai_HAL_hal_03950244v1
Format
Schlagworte
Engineering Sciences

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX