Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 19 von 139

Details

Autor(en) / Beteiligte
Titel
Electrical characterization of stacked SOI nanowires at low temperatures
Ist Teil von
  • Solid-state electronics, 2022-05, Vol.191, p.108260, Article 108260
Ort / Verlag
Elsevier Ltd
Erscheinungsjahr
2022
Quelle
Alma/SFX Local Collection
Beschreibungen/Notizen
  • [Display omitted] This work presents the electrical characterization of 2-level vertically stacked nanowire MOSFETs with variable fin widths in the temperature range from 93 K to 400 K. The basic electrical properties, such as threshold voltage, subthreshold slope, and carrier mobility are examined in the linear region with low VDS. In sequence, certain analog figures of merit such as the transconductance, the output conductance, and the voltage gain are assessed in saturation. The threshold voltage variation with temperature is linear and slightly increases for wider devices, which was satisfactorily validated by an analytical model for 3D devices. Additionally, the subthreshold slope remains close to the theoretical limit in the whole range of temperatures. The intrinsic voltage gain is weakly temperature-sensitive in the studied range regardless of the fin width. On the other hand, it increases for narrow devices in all temperatures.
Sprache
Englisch
Identifikatoren
ISSN: 0038-1101
eISSN: 1879-2405
DOI: 10.1016/j.sse.2022.108260
Titel-ID: cdi_crossref_primary_10_1016_j_sse_2022_108260

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX