Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 10 von 158
2018 IEEE/ACM 40th International Conference on Software Engineering (ICSE), 2018, p.1182-1193
2018
Volltextzugriff (PDF)

Details

Autor(en) / Beteiligte
Titel
Reducer-based construction of conditional verifiers
Ist Teil von
  • 2018 IEEE/ACM 40th International Conference on Software Engineering (ICSE), 2018, p.1182-1193
Ort / Verlag
New York, NY, USA: ACM
Erscheinungsjahr
2018
Quelle
IEEE Xplore
Beschreibungen/Notizen
  • Despite recent advances, software verification remains challenging. To solve hard verification tasks, we need to leverage not just one but several different verifiers employing different technologies. To this end, we need to exchange information between verifiers. Conditional model checking was proposed as a solution to exactly this problem: The idea is to let the first verifier output a condition which describes the state space that it successfully verified and to instruct the second verifier to verify the yet unverified state space using this condition. However, most verifiers do not understand conditions as input. In this paper, we propose the usage of an off-the-shelf construction of a conditional verifier from a given traditional verifier and a reducer. The reducer takes as input the program to be verified and the condition, and outputs a residual program whose paths cover the unverified state space described by the condition. As a proof of concept, we designed and implemented one particular reducer and composed three conditional model checkers from the three best verifiers at SV-COMP 2017. We defined a set of claims and experimentally evaluated their validity. All experimental data and results are available for replication.

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX