Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 25 von 27
Proceedings of the International Conference on Advances in Computing, Communications and Informatics, 2012, p.1100-1103
2012
Volltextzugriff (PDF)

Details

Autor(en) / Beteiligte
Titel
Analysis of double edge triggered clocked storage elements
Ist Teil von
  • Proceedings of the International Conference on Advances in Computing, Communications and Informatics, 2012, p.1100-1103
Ort / Verlag
New York, NY, USA: ACM
Erscheinungsjahr
2012
Quelle
Association for Computing Machinery
Beschreibungen/Notizen
  • In this paper, we compared previously published static Double-Edge Triggered clocked Storage Elements or double-edge-triggered flip-flops (DETFFs) for their delay, power dissipation and power delay product in 65nm CMOS technology. For each DETFF, the optimal delay, power consumption and power-delay product are determined as the primary figures of merit. Simulation results show that DETFF1 has nearly same clock to output delay as DETFF2 but DETFF1 has 93.94% and 94.27% improvement in power and PDP respectively when compared to DETFF2. DETFF3 has 31%, 57% and 69% improvement in delay, power and PDP respectively when compared to DETFF1. DETFF3 has 31.79%, 97.39% and 98.22% improvement in delay, power and PDP respectively when compared to DETFF2. DETFF2 has highest delay, highest power dissipation and so highest PDP. DETFF3 has least delay, least power dissipation and so lowest PDP. So DETFF3 is a good choice for low-power, high performance operation.
Sprache
Englisch
Identifikatoren
ISBN: 9781450311960, 1450311962
DOI: 10.1145/2345396.2345572
Titel-ID: cdi_acm_books_10_1145_2345396_2345572

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX