Sie befinden Sich nicht im Netzwerk der Universität Paderborn. Der Zugriff auf elektronische Ressourcen ist gegebenenfalls nur via VPN oder Shibboleth (DFN-AAI) möglich. mehr Informationen...
Ergebnis 17 von 234
2011 48th ACM/EDAC/IEEE Design Automation Conference (DAC), 2011, p.621-626
2011
Volltextzugriff (PDF)

Details

Autor(en) / Beteiligte
Titel
Using SAT-based Craig interpolation to enlarge clock gating functions
Ist Teil von
  • 2011 48th ACM/EDAC/IEEE Design Automation Conference (DAC), 2011, p.621-626
Ort / Verlag
New York, NY, USA: ACM
Erscheinungsjahr
2011
Quelle
IEEE/IET Electronic Library
Beschreibungen/Notizen
  • Dynamic power saving is gaining its dominance in modern low power designs, while clock gating, which blocks unnecessary clock switching activities, is one of the most efficient approaches to reduce the dynamic power. In this paper, we exploit the interpolation technique in a SAT-based clock gating algorithm in order to grant a greater flexibility in enlarging the gating capabilities over the original gating candidates. We also developed several techniques to improve the runtime and memory usage of the clock gating algorithm, including a gating capability filter to reduce the number of formal SAT proofs, a dynamic backtracking limit controller to shorten the SAT runs, and a shrinking method to ease the final gate count overhead. The experimental results show that our proposed algorithm can gate up to 2X clock switches with less than 5% area overhead when compared to the state-of-the-art SAT-based clock gating methodology.
Sprache
Englisch
Identifikatoren
ISBN: 1450306365, 9781450306362
ISSN: 0738-100X
DOI: 10.1145/2024724.2024867
Titel-ID: cdi_acm_books_10_1145_2024724_2024867_brief

Weiterführende Literatur

Empfehlungen zum selben Thema automatisch vorgeschlagen von bX